Lecture 3
MSP430 Assembly Language Instructions

Texas Instruments Incorporated
University of Beira Interior (PT)

Pedro Dinis Gaspar, António Espírito Santo, Bruno Ribeiro, Humberto Santos
University of Beira Interior, Electromechanical Engineering Department
www.msp430.ubi.pt
Contents

- Introduction
- System status flags
- Arithmetic and logic operations
- Program flow control
- Stack pointer management
- Routines
- Interrupts
Introduction

- The following section introduces some fundamentals of assembly language programming using the MSP430 family of microcontrollers;

- Rather than to make an exhaustive study of programming methodologies and techniques, the intention is to focus on the aspects of assembly language programming relevant to the MSP430 family;

- The examples are based on the MSP430 CPU, although they can also be applied to the MSP430X CPU;

- Where appropriate, differences between the MSP430 CPU and the MSP430X CPU are highlighted.
System status flags (1/7)

- **Modification of bits:**
  - The state of one or more bits of a value can be changed by the bit clear (**BIC**) and bit set (**BIS**) instructions, as described below;
  
  - The **BIC** instruction clears one or more bits of the destination operand. This is carried out by inverting the source value then performing a logical & (**AND**) operation with the destination. Therefore, if any bit of the source is one, then the corresponding bit of the destination will be cleared to zero.

  \[
  \text{BIC source,destination or BIC.W source,destination} \]
  \[
  \text{BIC.B source,destination} \]
Modification of bits (continued):

- For example, there is the bit clear instruction \texttt{BIC}:

\begin{verbatim}
BIC #0x000C,R5
\end{verbatim}

- This clears bits 2 and 3 of register R5, leaving the remaining bits unchanged.

- There is also the bit set (\texttt{BIS}) instruction:

\begin{verbatim}
BIS source,destination or BIS.W source,destination
BIS.B source,destination
\end{verbatim}
System status flags (3/7)

- **Modification of bits (continued):**
  - BIS source,destination or BIS.W source,destination
  - BIS.B source,destination

  - This sets one or more bits of the destination using a similar procedure to the previous instruction;

  - The instruction performs a logical OR between the contents of the source and destination.

  - For example, the instruction:

    ```
    BIS   #0x000C,R5
    ```
System status flags (4/7)

- Modification of bits (continued):
  
  \[
  \text{BIS} \quad \#0x000C, R5
  \]

  - Sets bits 2 and 3 of register R5, leaving the remaining bits unchanged;

  - It is recommended that whenever it is necessary to create control flags, that these are located in the least significant nibble of a word;

  - In this case, the CPU constant generator can generate the constants necessary (1, 2, 4, 8) for bit operations;

  - The code produced is more compact and therefore the execution will be faster.
CPU status bits modification:

- The CPU contains a set of flags in the Status Register (SR) that reflect the status of the CPU operation, for example that the previous instruction has produced a carry (C) or an overflow (V).

- It is also possible to change the status of these flags directly through the execution of emulated instructions, which use the BIC and BIS instructions described above.
Directly changing the CPU status flags:

- The following instructions clear the CPU status flags (C, N and Z):
  - CLRC; clears carry flag (C). Emulated by BIC #1,SR
  - CLRN; clears negative flag (N). Emulated by BIC #4,SR
  - CLRZ; clears the zero flag (Z). Emulated by BIC #2,SR

- The following instructions set the CPU status flags (C, N and Z):
  - SETC; set the carry flag (C). Emulated by BIS #1,SR
  - SETN; set the negative flag (N). Emulated by BIS #4,SR
  - SETZ; set the zero flag (Z). Emulated by BIS #2,SR
Enable/disable interrupts:

- Two other instructions allow the flag that enables or disables the interrupts to be changed.

- The global interrupt enable GIE flag of the register SR may be cleared to disable interrupts:

  DINT; Disable interrupts. (emulated by BIC #8,SR)

- Or the GIE may be set to enable interrupts:

  EINT; Enable interrupts (emulated by BIS #8,SR)
Addition and Subtraction:

- The MSP430 CPU has instructions that perform addition and subtraction operations, with and without input of the carry flag (C).

- It is also possible to perform addition operations of values represented in binary coded decimal (BCD) format.

- The CPU has an instruction set to efficiently perform addition and subtraction operations;
Arithmetic and logic operations (2/42)

- **Addition operation:**
  - There are three different instructions to carry out addition operations;
  - The addition of two values is performed by the instruction:

```
ADD source,destination or ADD.W source,destination
ADD.B source,destination
```

- The addition of two values, also taking into consideration (= adding) the carry bit (C), is performed by the instruction:

```
ADDC source,destination or ADDC.W source,destination
ADDC.B source,destination
```
Addition operation (continued):

- The addition of the carry bit (C) to a value is provided by instruction:

  ADC destination or ADC.W destination
  ADC.B destination

- The CPU status flags are updated to reflect the operation result.
Addition operation (continued):

- For example, two 32-bit values are represented by the combination of registers R5:R4 and R7:R6, where the format is most significant word:least significant word;
- The addition operation must propagate the carry from the addition of the least significant register words (R4 and R6) to the addition of the most significant words (R5 and R7).

- Two 32-bit values are added in the example presented below:

```assembly
MOV #0x1234,R5 ; operand 1 most significant word
MOV #0xABCD,R4 ; operand 1 least significant word
MOV #0x1234,R7 ; operand 2 most significant word
MOV #0xABCD,R6 ; operand 2 least significant word
ADD R4,R6 ; add least significant words
ADDC R5,R7 ; add most significant words with carry
```
Addition operation (continued):

- The code begins by loading the values into the registers to be added, 0x1234ABCD in R5:R4 and 0x1234ABCD in R7:R6;
- The operation continues by adding the two least significant words 0xABCD and 0xABCD in registers R4 and R6;
- The addition may change the carry bit (C), and this must be taken into account during the addition of the two most significant words;
- The result is placed in the structure formed by the registers R7:R6.
Subtraction operation:

- There are three instructions to perform subtraction operations.
- The subtraction of two values is performed by the instruction:
  
  \[
  \text{SUB source,destination or SUB.W source,destination} \\
  \text{SUB.B source,destination}
  \]

- The subtraction of two values, taking into consideration the carry bit (C), is performed by the instruction:
  
  \[
  \text{SUBC source,destination or SUBC.W source,destination} \\
  \text{SUBC.B source,destination}
  \]
Subtraction operation (continued):

- The subtraction of destination taking into consideration the carry bit (C) is provided by the instruction:

  SBC destination or SBC.W destination
  SBC.B destination

- The CPU status flags are updated to reflect the result of the operation;

- The borrow is treated as a .NOT. carry: The carry is set to 1 if NO borrow, and reset if borrow.
Subtraction operation (continued):

- For example, two 32-bit values are represented by the combination of registers R5:R4 and R7:R6, where the format is most significant word:least significant word;
- The subtraction operation of these values must propagate the carry (C) from the subtraction of the least significant words (R4 and R6) to the most significant words (R5 to R7);
- Two 32-bit values are subtracted in the example presented below:

```
MOV #0xABCD,R5 ; load operand 1 in R5:R4
MOV #0x1234,R4
MOV #0x0000,R7 ; load operand 2 in R7:R6
MOV #0x1234,R6
SUB R4,R6 ; subtract least significant words
SUBC R5,R7 ; subtract most significant words with carry
```
Subtraction operation (continued):

- The code begins by loading the values in the registers to be subtracted, 0xABCD1234 into R5:R4 and 0x00001234 into R7:R6;

- Next, the next operation is to subtract the two least significant words;

- The result of the subtraction affects the carry bit (C), which must be taken into account during the subtraction of the two most significant words.
■ **BCD format addition:**
  - The CPU supports addition operations for values represented in binary coded decimal (BCD) format. There are two instructions to perform addition operations in this format:

    DADD source,destination or DADD.W source,destination  
    DADD.B source,destination

  - The addition of the carry bit (C) to a BCD value is provided by instruction:

    DADC destination or DADC.W destination  
    DADC.B destination

  - The CPU status flags are updated to reflect the result of the operation.
BCD format addition (continued):

- For example, two 32-bit BCD values are represented by the combination of registers R5:R4 and R7:R6, where the format is most significant word:least significant word;
- The addition of these values must propagate the carry from the addition of the least significant words (R4 and R6) to the addition of the most significant words (R5 and R7);
- Two 32-bit BCD values are added in the example below:

```assembly
MOV #0x1234,R5  ; operand 1 most significant word
MOV #0x5678,R4  ; operand 1 least significant word
MOV #0x1234,R7  ; operand 2 most significant word
MOV #0x5678,R6  ; operand 2 least significant word
CLRC ; clear carry flag, C
DADD R4,R6 ; add least significant words with carry
DADD R5,R7 ; add most significant words
```
BCD format addition (continued):

- The code begins by loading the BCD values into the registers to be added;
- The carry bit (C) is cleared to allow the operation to start in a known state;
- Next, the least significant words are added together;
- The result of the addition generates a carry, which must be added together with the two most significant words.


- Sign extension:

  - The CPU supports 8-bit and 16-bit operations;
  - Therefore, the CPU needs to be able to extend the sign of a 8-bit value to a 16-bit format;
  - The extension of the sign bit is produced by the instruction:

    \[
    \text{SXT } \text{destination}
    \]

  - For example, the sign extension of the value contained in R5 is:

    \[
    \text{MOV.B } \#0xFC,R5 ; \text{ place the value 0xFc in R5} \\
    \text{SXT } R5 \quad ; \text{ sign byte extend. } R5 = 0xFFFFC
    \]
Increment and decrement operations:

- There are several operations that need to increment or decrement a value, e.g. control of the number of code iterations (for or while loops), access to memory blocks using pointers, etc;

- Therefore, there are four emulated instructions based on the ADD instruction, which facilitate the implementation of these operations;

- To increment a value by one:

  INC destination or INC.W destination
  INC.B destination
Increment and decrement operations (continued):

Similarly, to decrement a value by one:

```
DEC destination or DEC.W destination
DEC.B destination
```

In the following example, the value placed in register R5 is initially incremented and then decremented:

```
MOV.B #0x00,R5 ; move 0x00 to register R5
INC R5 ; increment R5 by one. R5 = 0x0001
DEC R5 ; decrement R5 by one. R5 = 0x0000
```
Increment and decrement operations (continued):

- The ability of the CPU to address 16-bit values requires the ability to increment or decrement the address pointer by two;

- The following instruction is used to increment a value by two:

  INCD    destination or INCD.W destination
  INCD.B destination

- Similarly, to decrement a value by two, the following instruction is used:

  DECD    destination or DECD.W destination
  DECD.B destination
Increment and decrement operations (continued):

- In the following example, the value stored in register R5 is initially incremented by two and then decremented by two:

```
MOV.B #0x00,R5 ; move 0x00 to the register R5
INCD R5 ; Increment R5 by two. R5 = 0x0002
DECD R5 ; Decrement R5 by two. R5 = 0x0000
```
Logic operations - Logic instructions:

- The CPU performs a set of logical operations through the operations **AND** (logical and), **XOR** (exclusive OR) and **INV** (invert). The CPU status flags are updated to reflect the result of the operation;

- The **AND** logical operation between two operands is performed by the instruction:

  ```
  AND source,destination or AND.W source,destination
  AND.B source,destination
  ```
Logic operations - Logic instructions (continued):

- In the following example, the value 0xFF is moved to the register R4, and the value 0x0C is moved to the register R5:

- The `AND` logic operation is performed between these two registers, putting the result in register R5:

  ```assembly
  MOV.B #0xFF,R4 ; load operand 1 in R4
  MOV.B #0x0C,R5 ; load operand 2 in R5
  AND.B R4,R5 ; AND result located in R5
  ```

- The code begins by loading the operands into registers R4 and R5. The result of the logical operation between the two registers is placed in R5;

- For the MSP430X the bits 19:8 of the result register take the value zero.
Logic operations - Logic instructions (continued):

- The XOR logic operation between two operands is performed by the instruction:

\[
\text{XOR source,destination or XOR.W source,destination} \\
\text{XOR.B source,destination}
\]

- In the following example, the value 0xFF is moved to the register R4, and the value 0x0C is moved to the register R5;

- The logical XOR operation is performed between the two registers, putting the result in register R5:

\[
\begin{align*}
\text{MOV.B} & \ #0x00FF,R4 \quad ; \text{load operand 1 into R4} \\
\text{MOV.B} & \ #0x000C,R5 \quad ; \text{load operand 1 into R5} \\
\text{XOR.B} & \ R4,R5 \quad ; \text{XOR result located in R5}
\end{align*}
\]
Logic operations - Logic instructions (continued):

- The **NOT** logical operation between two operands is performed by the **INV** (invert) instruction:

  INV destination or INV.W destination
  INV.B destination

- The **XOR** logic operation between two operands was performed in the previous example;
- The following example demonstrates a way to implement an **OR**;
- The code begins by loading the operands into registers R4 and R5. The contents of the registers is inverted, then the logical & (AND) operation is performed between them.
Logic operations - Logic instructions (continued):

MOV #0x1100,R4 ; load operand 1 into R4
MOV #0x1010,R5 ; load operand 2 into R5

INV R4 ; invert R4 bits. R4 = 0xEEFF
INV R5 ; invert R5 bits. R5 = 0xEFEEF

AND R4,R5 ; AND logic operation between R4 and R5
INV R5 ; invert R5 bits. R5 = 0x1110

- The operation OR can also be performed with the BIS instruction.
Logic operations - Displacement and rotation with carry:

- Multiplication and division operations on a value by multiples of 2 are achieved using the arithmetic shift left (multiplication) or the shift right (division) operations;

- The arithmetic shift left is performed by the instruction:

  RLA  destination or RLA.W destination
  RLA.B destination
Logic operations - Displacement and rotation with carry (continued):

- The **RLA** instruction produces an arithmetic shift left of the destination by inserting a zero in the least significant bit, while the most significant bit is moved out to the carry flag (C).

![Diagram showing the RLA instruction]
Logic operations - Displacement and rotation with carry (continued):

- As an example, the registers R5 and R4 are loaded with 0x00A5 and 0xA5A5, respectively, forming a 32-bit value in the structure R5:R4;
- A shift left performs the multiplication by 2:

```assembly
MOV  #0x00A5,R5 ; load the value 0x00A5 into R5
MOV  #0xA5A5,R4 ; load the value 0xA5A5 into R4
RLA  R5 ; shift most significant word left R5
RLA  R4 ; shift least significant word left R4
ADC  R5 ; add the carry bit of R4 in R5
```
Logic operations - Displacement and rotation with carry (continued):

- The arithmetic shift right is made by the instruction:
  
  RRA  destination or RRA.W destination
  RRA.B destination

- The **RRA** operation produces the arithmetic shift right of the destination, preserving the MSB state, while the least significant bit is copied into the carry flag (C).
Logic operations - Displacement and rotation with carry (continued):

- The arithmetic shift right is made by the instruction:

![Diagram of arithmetic shift right]

- The CPU status flags are updated to reflect the operation result.
Logic operations - Displacement and rotation with carry (continued):

- The rotation of a value can be performed using the carry flag;
- This allows selection of the bit to be rotated into the value;
- The left or right shift with the carry flag can be performed by the instruction:

```
RLC    destination or RLC.W destination
RLC.B destination
```
Logic operations - Displacement and rotation with carry (continued):

- The **RLC** operation shifts the destination left, moving the carry flag (C) into the LSB, while the MSB is moved into the carry flag (C).

```
RRC     destination or RRC.W destination
RRC.B destination
```

- The **RRC** operation shifts the destination right, moving the carry flag (C) into the MSB, and the LSB is moved to the carry flag (C):
Logic operations - Displacement and rotation with carry (continued):

- In the following example, the register pair R4:R5 are loaded with 0x0000 and 0xA5A5, respectively, forming a 32-bit value;
- A shift left of R4:R5 multiplies the value by 2. This example is similar to the previous one, but requires one less instruction:

```assembly
MOV #0x0000,R4 ; load R4 with #0x0000
MOV #0xA4A5,R5 ; load R5 with #0xA5A5
RLA R5 ; Rotate least significant word left
RLC R4 ; Rotate most significant word left
```
Logic operations - Bytes exchange:

- To swap the destination bytes contents of a 16-bit register, the following instruction is used:

  ```
  SWPB destination
  ```

- The operation has no effect on the state of the CPU flags;
- In the following example, the bytes of register R5 are exchanged:
  ```
  MOV # 0x1234, R5; move the value 0x1234 to R5
  SWPB R5; exchange the LSB with the MSB. R5 = 0x3412
  ```

- The above instruction sequence starts by loading the value 0x1234 into the register R5, followed by exchanging the contents of the LSB and the MSB of register R5.
Special operations with the MSP430X CPU:

- In addition to MSP430 CPU instructions, the MPS430 CPU has a 20-bit memory address space and an instruction set that can optimize the performance of certain operations;

- We shall look at some of them now.
Special operations with MSP430X CPU – Repetition of an instruction:

- An MP430X CPU instruction, provided that it is used in Register addressing mode, can be repeated a preset number of times, up to a maximum of 15 times;

- It uses the instruction:
  
  RPT  #n    ; repeat n times
  RPT  Rn    ; repeat Rn.3:0 times
Special operations with MSP430X CPU - Repetition of an instruction (continued):

- In the following example, the instructions sequence starts by loading the value 0x05AD into register R5;
- The CPU is informed that it must repeat the arithmetic shift left instruction 3 times;
- The resulting value in register R5 is the original value multiplied by 8.

```assembly
MOV #0x05AD, R5
RPT #3
RLAX R5
```
Special operations with MSP430X CPU - Arithmetic successive shifts and carry flag (C) shifts:

- The MSP430X CPU has an instruction set that allows a number of arithmetic shifts or shifts with carry to be carried out;
- Up to a maximum of 4 shifts can be performed on a 16-bit or 20-bit value;
- To perform \( n \) shifts right of a register with the carry flag, the following instruction is used:

\[
\text{RRCM\ }\#n,\text{Rdst} \text{ or RRCM.W\ }\#n,\text{Rdst} \\
\text{RRCM.A\ }\#n,\text{Rdst}
\]
Special operations with MSP430X CPU - Arithmetic successive shifts and carry flag (C) shifts (continued):

- RRCM \#n,Rdst or RRCM.W \#n,Rdst
- RRCM.A \#n,Rdst

- If this is a 16-bit operation, then bits 19:16 of the register are reset to zero;
- The Carry (C) flag content is copied to the MSB, while the LSB is copied into the carry flag.
Special operations with MSP430X CPU - Arithmetic successive shifts and carry flag (C) shifts (continued):

- To perform an unsigned \( n \) shifts right of a register:
  \[
  \text{RRUM} \quad \#n, \text{Rdst} \text{ or } \text{RRUM.W} \quad \#n, \text{Rdst}
  \]
  \[
  \text{RRUM.A} \quad \#n, \text{Rdst}
  \]

- If this is a 16-bit operation, then bits 19:16 of the register are reset to zero;
- The MSB of the register is cleared to zero and the LSB is copied to the carry (C) flag.
Special operations with MSP430X CPU - Arithmetic successive shifts and carry flag (C) shifts (continued):

- To perform a \#n arithmetic shift right of a register:
  
  \[ \text{RRAM} \ \#n,\text{Rdst} \text{ or } \text{RRAM.W} \ \#n,\text{Rdst} \]
  
  \[ \text{RRAM.A} \ \#n,\text{Rdst} \]

- If this is a 16-bit operation, then bits 19:16 of the register are cleared to zero;
- The operation allows the division of the register contents by 2, 4, 8 or 16, depending on the parameter \#n;
- During the arithmetic shift right of the register contents, the MSB is maintained, while the LSB is copied to the carry flag.
Special operations with MSP430X CPU - Arithmetic successive shifts and carry flag (C) shifts (continued):

- To perform a \#n arithmetic shift left of a register:
  
  RLAM   \#n,Rdst or RLAM.W \#n,Rdst
  
  RLAM.A \#n,Rdst

- If this is a 16-bit operation, then bits 19:16 of the register are reset to zero;
- The operation allows multiplication of the register contents by 2, 4, 8 or 16, depending on the parameter \#n;
- The MSB is copied into the carry flag, while the LSB is cleared to zero.
Special operations with MSP430X CPU - Arithmetic successive shifts and carry flag (C) shifts (continued):

- All the previous rotate operations modify the CPU status flags;

- In the following example, the value 0x1234 is multiplied by 1.25:

```assembly
MOV  #0x1234,R4 ; load 0x1234 in R4
MOV  R4,R5     ; store R4 in R5
RRAM #2,R4     ; R4 = 0.25*R4
ADD  R4,R5     ; R5 = (1.00+0.25)*R4
```
Special operations with MSP430X CPU - 20-bit addressing instructions:

- The addressing instructions can use the 20-bit addresses. There is the limitation that with the exception of the instruction `MOVA`, only Register and Immediate addressing modes can be used;

- A 20-bit address can be manipulated using the following operations: addition (`ADDA`), subtraction (`SUBA`), double-increment (`INCDA`) and double-decrement (`DECDA`);

- There are other instructions of this type, which will be examined later;
- Special operations with MSP430X CPU - 20-bit addressing instructions (continued):
  - The contents of a register can be cleared by the instruction (CLRA);
  - A 20-bit operand can be moved using the instruction (MOVA);
  - There are other instructions of this type, but will be examined later;
MSP430 CPU Testing - Bit testing:

- Bit testing can be used to control program flow;

- Hence, the CPU provides an instruction to test the state of individual or multiple bits;

- The operation performs a logical & (AND) operation between the source and destination operands;

- The result is ignored and none of the operands are changed.
- **MSP430 CPU Testing - Bit testing (continued):**

  - This task is performed by the instruction:

    
    BIT source,destination or BIT.W source,destination
    BIT.B source,destination

  - As a result of the operation, the CPU state flags are updated:
    - V: reset;
    - N: set if the MSB of the result is 1, otherwise reset;
    - Z: set if the result is zero, otherwise reset;
    - C: set if the result is not zero, otherwise reset.
MSP430 CPU Testing - Bit testing (continued):

- For example, to test if bit R5.7 is set:
  
  MOV #0x00CC, R5 ; load the value #0x00CC to R5
  
  BIT #0x0080, R5 ; test R5.7

- The result of the logical **AND** operation is 0x0080, the bit R5.7 is set;

- In this case, the result modifies the flags (V = 0, N = 0, Z = 0, C = 1).
MSP430 CPU Testing - Comparison with zero:

- Another operation typically used in the monitoring of program cycles is the comparison with zero, to determine if a value has decremented to zero;
- This operation is performed by the emulated instruction:

  TST source or TST.W source
  TST.B destination

- As a result of the operation, the CPU state flags are updated:
  - V: reset;
  - N: set if the MSB of the result is 1, otherwise reset;
  - Z: set if the result is zero, otherwise reset;
  - C: set.
MSP430 CPU Testing - Comparison with zero (continued):

- For example, to test if register R5 is zero:

  MOV  #0x00CC,R5 ; move the value #0x00CC to R5
  TST   R5 ; test R5

- In this case, the comparison of the register R5 with #0x0000 modifies the flags (V = 0, N = 0, Z = 0, C = 1).
MSP430 CPU Testing - Values comparison:

- Two operands can be compared using the instruction:

  CMP source,destination or CMP.W source,destination
  CMP.B source,destination

- The comparison result updates the CPU status flags:
  - V: set if an overflow occurs;
  - N: set if the result is negative, otherwise reset (src≥dst);
  - Z: set if the result is zero, otherwise reset (src=dst);
  - C: set if there is a carry, otherwise reset (src≤ dst).
MSP430 CPU Testing - Values comparison (continued):

- In the following example, the contents of register R5 are compared with the contents of register R4:

  ```
  MOV #0x0012, R5 ; move the value 0x0012 to R5
  MOV #0x0014, R4 ; move the value 0x0014 to R4
  CMP   R4, R5
  ```

- The registers comparison modifies the CPU status flags \(V = 0, N = 1, Z = 0, C = 0\).
Program flow control (8/16)

- **Program flow branch:**
  - The program flow branch without any constraint is performed by the instruction:
    
    $\text{BR} \quad \text{destination}$
    
  - This instruction is only able to reach addresses in the address space below 64 kB;
  
  - To addresses above this address space, the MSP430X CPU provides the instruction:
    
    $\text{BRA} \quad \text{destination}$
  
  - Several addressing modes can be used e.g. $\text{BR} \ R5$, $\text{BR} \ @R5$, $\text{BR} \ @R5+$ etc.
In addition to the previous instructions it is possible to jump to a destination in the range PC +512 to -511 words using the instruction:

```
JMP destination
```

- **Conditional jump:**
  - Action can be taken depending on the values of the CPU status flags;
  - Using the result of a previous operation, it is possible to perform jumps in the program flow execution;
  - The new memory address must be in the range +512 to -511 words.
Conditional jump - Jump if equal (Z = 1):

JEQ destination or JZ destination

label1:

MOV 0x0100, R5
MOV 0x0100, R4
CMP R4, R5
JEQ label1

- The above example compares the contents of registers R4 and R5;

- As they are equal, the flag Z is set, and therefore, the jump to address label1 is executed.
Conditional jump - Jump if different (Z = 0):

JNE destination or JNZ destination

label2:

```
MOV #0x0100, R5
MOV #0x0100, R4
CMP R4, R5
JNZ label2
```

- The above example compares the contents of registers R4 and R5;
- As they are equal, the flag Z is set, and therefore, the jump to address label2 is not executed.
Conditional jump - Jump if higher or equal (C = 1) – without sign:

JC destination or JHS destination

label3:

MOV #0x0100,R5
BIT #0x0100,R5
JC label3

- The above example tests the state of bit R5.8;
- As bit 8 is set, the flag C is set, and therefore, the jump to address label3 is executed.
Conditional jump - Jump if lower (C = 0) – without sign:
JNC destination or JLO destination

label4:
MOV #0x0100,R5
BIT #0x0100,R5
JNC label4

- The above example tests the state of R5.8;
- As it is set, the flag C is set, and therefore, the jump to address label4 is not executed.
Conditional jump - Jump if higher or equal \((N=0 \text{ and } V=0)\) or \((N = 1 \text{ and } V = 1)\) – with sign:

\[
\text{JGE destination}
\]

\[
\text{label5:}
\]

\[
\begin{align*}
\text{MOV} & \quad #0x0100, R5 \\
\text{CMP} & \quad #0x0100, R5 \\
\text{JGE} & \quad \text{label5}
\end{align*}
\]

- The above example compares the contents of register R5 with the constant \(0x0100\);

- As they are equal, both flags N and V are reset, and therefore, the jump to address label5 is executed.
Conditional jump - Jump if lower \((N = 1 \text{ and } V = 0)\) or\((N = 0 \text{ and } V = 1)\) – with sign

JL destination

\[\text{label6:}\]
\[
\text{MOV } \#0x0100, \text{R5} \\
\text{CMP } \#0x0100, \text{R5} \\
\text{JL } \text{label6}
\]

- The above example compares the contents of register R5 with the constant \#0x0100;

- As they are equal, both flags N and V are reset, and therefore, the jump to address label6 is not executed.
Conditional jump:

- To perform a jump if the flag (N = 1) is set use the instruction (Jump if negative):
  
  JN destination

  label7:
  
  MOV    #0x0100,R5
  SUB    #0x0100,R5
  JN label7

- The above example subtracts #0x0100 from the contents of register R5;

- As they are equal, the flag N is reset, and therefore, the jump to address label7 is not executed.
Stack pointer management (1/15)

- The SP is used by the CPU to store the return address of routines and interrupts;

- For interrupts, the system status register SR is also saved;

- An automatic method of increment and decrement of the SP is used for each stack access;

- The stack pointer should be initialized by the user to point to an even memory address in the RAM space. This gives the correct word alignment.
- MSP430 CPU stack pointer:

- MSP430X CPU stack pointer:
Stack access functions:

- The data values are placed on the stack using the instruction:
  
  ```
  PUSH   source  or  PUSH   source  
PUSH.B source  
  ```

- The contents of the register SP are decremented by two and the contents of the source operand are then placed at the address pointed to by the register SP;

- In the case of the instruction `PUSH.B`, only the LSB address on the stack is used to place the source operand, while the MSB address pointed to by the register SP+1 remains unchanged.
Stack access functions (continued):

- In the following example, a byte from register R5 is placed on the stack, followed by a word from register R4.

<table>
<thead>
<tr>
<th>CPU Registers</th>
<th>Data</th>
<th>Address Space</th>
</tr>
</thead>
<tbody>
<tr>
<td>Before</td>
<td>After</td>
<td></td>
</tr>
<tr>
<td>SP</td>
<td>0x020A</td>
<td>0x0206</td>
</tr>
<tr>
<td>R4</td>
<td>0x1234</td>
<td>0x1234</td>
</tr>
<tr>
<td>R5</td>
<td>0x5678</td>
<td>0x5678</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Before</th>
<th>SP</th>
<th>After</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x020A</td>
<td>0xXX</td>
<td>0x020A</td>
</tr>
<tr>
<td>0x0209</td>
<td>0xXX</td>
<td>0x0209</td>
</tr>
<tr>
<td>0x0208</td>
<td>0xXX</td>
<td>0x0208</td>
</tr>
<tr>
<td>0x0207</td>
<td>0xXX</td>
<td>0x0207</td>
</tr>
<tr>
<td>0x0206</td>
<td>0xXX</td>
<td>0x0206</td>
</tr>
</tbody>
</table>

SP
Stack access functions (continued):

- In the above example, a byte from register R5 is placed on the stack, followed by a word from register R4;

- The code that performs this task is:
  
  ```
  PUSH.B  R5 ; move the register R5 LSB to the stack
  PUSH     R4 ; move R4 to the stack
  ```

- The instruction `PUSH.B R5` decrements the register SP by two, pointing to 0x0208;
- The LSB of register R5 is then placed in memory;
- The instruction `PUSH R4` decrements the register SP again by two and places the contents of register R4 on the stack;
- The register SP points to the last element that was placed on the stack.
Stack access functions (continued):

- A data value is taken off the stack using the instruction:
  POP  destination or POP  destination
  POP.B  destination

- The contents of the memory address pointed to by the register SP is moved to the destination operand;

- Then, the contents of the register SP is incremented by two;

- In the case of an instruction \texttt{POP.B}, only the LSB of the address is moved;

- If the destination is a register, then the other bits are zeroed.
Stack access functions (continued):

- The code that performs this task is:
  
  POP   R4 ; remove a word from the stack
  POP.B R5 ; remove a byte from the stack

<table>
<thead>
<tr>
<th>CPU Registers</th>
<th>Address Space</th>
</tr>
</thead>
<tbody>
<tr>
<td>Before</td>
<td>After</td>
</tr>
<tr>
<td>SP</td>
<td>0x0206</td>
</tr>
<tr>
<td>R4</td>
<td>0xXXXX</td>
</tr>
<tr>
<td>R5</td>
<td>0xXXXX</td>
</tr>
<tr>
<td>SP</td>
<td>0x020A</td>
</tr>
<tr>
<td>R4</td>
<td>0x1234</td>
</tr>
<tr>
<td>R4</td>
<td>0x0078</td>
</tr>
</tbody>
</table>

Data | Before | After | SP
-----|--------|-------|-----
0x020A| 0xXX   | 0x020A| 0xXX|
0x0209| 0xXX   | 0x0209| 0xXX|
0x0208| 0x78   | 0x0208| 0x78|
0x0207| 0x12   | 0x0207| 0x12|
0x0206| 0x34   | 0x0206| 0x34|
Stack access functions (continued):

- The code that performs this task is:
  
  ```assembly
  POP   R4 ; remove a word from the stack  
  POP.B R5 ; remove a byte from the stack
  ```

- The instruction `POP R4` extracts the word pointed to by register SP from the stack and puts it in register R4;
- Then, the stack pointer is incremented by two, to point to memory address 0x0208;
- The instruction `POP.B R5` moves the byte pointed to by register SP to register R5;
- The stack pointer is then incremented by two, to point to memory address 0x020A;
- At the end of the operation, the register SP points to the last element that was placed on the stack, but not yet retrieved.
Stack access functions (continued):

- In addition to 8-bit or 16-bit values, the MSP430X CPU provides instructions with the ability to handle 20-bit data in memory;

- This usually requires two instruction words to carry out a stack operation;

- To place a 20-bit value on the stack, use the instruction:

  ```
  PUSHX.A source
  ```
Stack access functions (continued):

- The register SP is decremented by 4 and the source address operand is placed on the stack;
- The following figure shows the use of this instruction:

```
CPU Registers

<table>
<thead>
<tr>
<th>Before</th>
<th>After</th>
</tr>
</thead>
<tbody>
<tr>
<td>SP</td>
<td>0x0020A</td>
</tr>
<tr>
<td>R4</td>
<td>0x12345</td>
</tr>
</tbody>
</table>
```

```
<table>
<thead>
<tr>
<th>Data</th>
<th>Address Space</th>
</tr>
</thead>
<tbody>
<tr>
<td>Before</td>
<td>After</td>
</tr>
<tr>
<td>0x0020A</td>
<td>0xXX SP 0x0020A</td>
</tr>
<tr>
<td>0x00209</td>
<td>0xXX 0x00209</td>
</tr>
<tr>
<td>0x00208</td>
<td>0xXX 0x00208</td>
</tr>
<tr>
<td>0x00207</td>
<td>0xXX 0x00207</td>
</tr>
<tr>
<td>0x00206</td>
<td>0xXX 0x00206</td>
</tr>
<tr>
<td>0x00205</td>
<td>0xXX 0x00205</td>
</tr>
</tbody>
</table>
```

- The code that performs this task is:
  ```
PUSHX.A R4 ; place the 20-bit address in R4
  ; on the stack
  ```
Stack access functions (continued):

- The MSP430X CPU has the following instruction available for removing a 20-bit data value from the stack:

  POPX.A   destination

- This instruction moves the 20-bit value pointed to by register SP from the stack to the destination register;

- Then, the register SP is incremented by 4.
Stack access functions (continued):

- The following figure shows the use of this instruction:

<table>
<thead>
<tr>
<th>CPU Registers</th>
<th>Address Space</th>
</tr>
</thead>
<tbody>
<tr>
<td>Before</td>
<td>After</td>
</tr>
<tr>
<td>SP</td>
<td>SP</td>
</tr>
<tr>
<td>0x0020A</td>
<td>0x00206</td>
</tr>
<tr>
<td>R4</td>
<td>R4</td>
</tr>
<tr>
<td>0xXXXXX</td>
<td>0x12345</td>
</tr>
</tbody>
</table>

- The code that performs this task is:
  ```
  POPX.A R4 ; extract the 20-bits address from ; to the register R4
  ```
Data access on stack with the SP in indexed mode:

- The stack contents can be accessed using the register SP in indexed mode;
- Using this method, it is possible to place and remove data from the stack, without changing the register SP;

Consider the stack structure shown in the following figure:

<table>
<thead>
<tr>
<th>SP Before</th>
<th>SP After</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0020A</td>
<td>0x0020A</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>R4 Before</th>
<th>R4 After</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xXXXXXX</td>
<td>0x0000B</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>R5 Before</th>
<th>R5 After</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xXXXXXX</td>
<td>0x00A09</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>R6 Before</th>
<th>R6 After</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xXXXXXX</td>
<td>0x70605</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Data Before</th>
<th>Address Space Before</th>
<th>Data After</th>
<th>Address Space After</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0020A</td>
<td>0x0B</td>
<td>0x0020A</td>
<td>0x0B</td>
</tr>
<tr>
<td>0x00209</td>
<td>0x0A</td>
<td>0x00209</td>
<td>0x0A</td>
</tr>
<tr>
<td>0x00208</td>
<td>0x09</td>
<td>0x00208</td>
<td>0x09</td>
</tr>
<tr>
<td>0x00207</td>
<td>0x08</td>
<td>0x00207</td>
<td>0x08</td>
</tr>
<tr>
<td>0x00206</td>
<td>0x07</td>
<td>0x00206</td>
<td>0x07</td>
</tr>
<tr>
<td>0x00205</td>
<td>0x06</td>
<td>0x00205</td>
<td>0x06</td>
</tr>
<tr>
<td>0x00204</td>
<td>0x05</td>
<td>0x00204</td>
<td>0x05</td>
</tr>
<tr>
<td>0x00203</td>
<td>0x04</td>
<td>0x00203</td>
<td>0x04</td>
</tr>
<tr>
<td>0x00202</td>
<td>0x03</td>
<td>0x00202</td>
<td>0x03</td>
</tr>
<tr>
<td>0x00201</td>
<td>0x02</td>
<td>0x00201</td>
<td>0x02</td>
</tr>
<tr>
<td>0x00200</td>
<td>0x01</td>
<td>0x00200</td>
<td>0x01</td>
</tr>
</tbody>
</table>
Data access on stack with the SP in indexed mode (cont.):

- The code below moves information from the stack to registers, without modifying the register SP:

  ```
  MOV.B 0(SP), R4 ; byte stack access
  MOV -2(SP), R5 ; word stack access
  MOVX.A -6(SP), R6 ; address stack access
  ```

- The MSP430 places the data in the memory space of stack in the Little Endian format;

- Therefore, the most significant byte is always the highest memory address;
Stack pointer management (15/15)

Data access on stack with the SP in indexed mode (cont.):

- The first line of code places the value pointed to by register SP in register R4, i.e., the contents of the memory address 0x0020A are moved to register R4;

- The second line of code moves the word located at SP - 2 = 0x00208 to register R5;

- And finally, the third line of code moves the contents of the address SP - 6 = 0x00204 to register R6;

- The entire procedure is performed without modifying the register SP value.
During the development of an application, repeated tasks are identified and can be separated out into routines;

This piece of code can then be executed whenever necessary;

It can substantially reduce the overall code size;

The use of routines allows structuring of the application;

It helps code debugging and facilitate understanding of the operation.
Invoking a routine:

- A routine is identified by a label in assembly language;

- A routine call is made at the point in the program where execution must be changed to perform a task. When the task is complete, it is necessary to return to just after the point where the routine call was made;

- Two different instructions are available to perform the routine call, namely `CALL` and `CALLA`.

- The following instruction can be used if the routine is located in the address below 64 kB:

  ```
  CALL destination
  ```
Invoking a routine (continued):

- This instruction decrements the register SP by two, to store the return address;

- The register PC is then loaded with the routine address and the routine is executed;

- The instruction can be used with any of the addressing modes;

- The return is performed by the instruction **RET**.
\section*{Invoking a routine (continued):}

- The MSP430X CPU also has the instruction:

  \texttt{CALLA \ destination}

- This instruction decrements the register SP by four to store the return address;

- The register PC is then loaded with the routine address and the routine executed;

- The return is performed by the instruction \texttt{RETA}. 
Routines (5/11)

- Routine return:
  - The routine execution return depends on the call type that is used;
  - If the routine is called using the instruction `CALL`, the following instruction must be used to return:
    \[ \text{RET} \]
    - This instruction extracts the value pointed to by the register SP and places it in the PC;
  - If the routine call is made with the instruction `CALLA`, then it should use the following instruction to return:
    \[ \text{RETA} \]
Passing parameters to the routine:

- There are two different ways to move data to a routine;

- The first way makes use of registers:
  
  - The data values needed for execution of the routine are placed in pre-defined registers before the routine call;

  - The return from execution of the routine can use a similar method.
Passing parameters to the routine (continued):

- The second method uses the stack:
  - The parameters necessary to execute the routine are placed on the stack using the `PUSH` or `PUSHX` instructions;
  - The routine can use any of the methods already discussed to access the information;
  - To return from the routine, the stack can again be used to pass the parameters using a `POP` instruction;
  - Care is needed in the use of this method to avoid stack overflow problems;
  - Generally, the stack pointer must set back to the value just before pushing parameters after execution of the routine.
Passing parameters to the routine (continued):

- **Routine examples:**
  
  - The following examples bring together the concepts mentioned in this section;
  
  - In the first example, the routine is in the address space below 64 kB;
  
  - Therefore, the instruction `CALL` is used to access the routine;
  
  - The parameters are passed to the routine through registers.
Passing parameters to the routine (continued):

- **Routine examples – Example 1:**

```asm
;---------------------
; Routine
;---------------------
adder:                   
    ADD R4, R5          
    RET                ; return from routine
;---------------------
; Main
;---------------------
    MOV &var1, R4      ; parameter var1 in R4
    MOV &var2, R5      ; parameter var2 in R5
    CALL #adder        ; call routine adder
    MOV R5, &var3      ; result R5 in var3
```
Routines (10/11)

- Passing parameters to the routine (continued):
  
  - Routine examples – Example 2:
    
    - In the second example, the routine is the address space above 64 kB;
    
    - Therefore, it is necessary to use the instruction CALLA to access the routine;
    
    - The parameters are passed to the routine using the stack.
Passing parameters to the routine (continued):

- **Routine examples – Example 2:**

  ; -------------------
  ; Routine
  ; -------------------
  adder:
  MOV   4(SP),R4   ; get var2 from stack
  MOV   6(SP),R5   ; get var1 from stack
  ADD   R4,R5
  MOV   R5,6(SP)  ; place the result on stack
  RETA ; return from stack
  ; -------------------
  ; Main
  ; -------------------
  PUSH.W &var1   ; place var1 on stack
  PUSH.W &var2   ; place var2 on stack
  CALLA #adder   ; call routine adder
  ADD    #2,SP    ; point SP
  POP    &var3    ; extract result to var3
Interrupts (1/3)

- Stack management during an interrupt:
  - During an interrupt, the PC and SR registers are automatically placed in the stack;
  - Interrupt processing for the MSP430 CPU:
Stack management during an interrupt (continued):

- Interrupt processing for the MSP430X CPU:

  - When the instruction RETI is executed, the PC and SR registers are restored, enabling the return to the program execution point before the interrupt occurred.
Stack management during an interrupt (continued):

- An important aspect consists in modifying the low power mode in which the device was before the interrupt;

- As the register SR is restored in the output of the interrupt, its contents stored in the stack can be modified prior to execution of the RETI instruction;

- Thus, a new operation mode will be used. For example, executing the instruction:

  BIC #00F0,0(SP) ; clear bits CPUOFF, OSCOFF, ; SCG0 and SCG1

- The register SR is loaded in order to remain the device active after ending the interrupt.